# **Omar Radwan, MS, EIT**

🛛 714-598-6151 | 💌 me@omarradwan.com | 🖸 omaryradwan | 🛅 omaryradwan

### Education

| University of Southern California - USC Viterbi School of Engineering            | CA   |
|----------------------------------------------------------------------------------|------|
| M.S. Computer Engineering - cGPA: 3.85                                           | 2022 |
| University of California, Los Angeles - UCLA Henry Samueli School of Engineering | CA   |
| B.S. Computer Engineering - cGPA: 3.62                                           | 2021 |
| Employment                                                                       |      |

# Apple Inc.

SEG GPU PHYSICAL DESIGN ENGINEER

#### **California State University Fresno, Department of Computer Science**

**GRADUATE COMPUTER SCIENCE FACULTY** 

- Member of the Fresno State Graduate Computer Science Department faculty
- Instructor for CSCI200: Introduction to Research, teaching first-semester graduate students on the computer science research processes, introductory academic writing, presentation skills, proposal writing, and how to perform research and literary review
- Instructor for CSCI201: Computer Science Colloquium, building on CSCI200 to further examine the peer review process, professional development, and practitioner and conference paper analysis

#### Apple Inc.

SEG GPU PHYSICAL DESIGN ENGINEERING INTERN

- Performed physical design verification including DRC, LVS, ERC, and ANT on active GPU projects
- Triaged verification results to diagnose systemic issues and provided wider physical design team with set of actionable issues to resolve before signoff
- Improved internal physical verification infrastructure to reduce turn-around-time for resolution of macro-placement issues

### **Mentor Graphics (Now Siemens EDA)**

**RESEARCH AND DEVELOPMENT INTERN - SRC SPONSOREE** 

- Exposed to advanced functionality and use of Calibre Design Suite, including Calibre RVE, PERC, DFM, nmDRC, and nmLVS VLSI tool-chains
- Used PMD to generate analysis of Calibre suite detailing and differentiating legacy modules from more modern components, and created a plan of action for modernizing Calibre software base
- Utilized LCov to debug legacy Calibre components by incorporating in-house regression tests for code coverage analysis
- Created a Python-based code coverage utility with IDE plugins to automate regression testing for Calibre nmLVS, nmDRC, PERC, and DFM on batch processing network

### **Projects and Publications**

### Discrete Search in Heterogeneous Integer Spaces for Automated Choice of Parameters using **Correct-by-Construction Methods**

RADWAN, OMAR, ET AL. 'DISCRETE SEARCH IN HETEROGENEOUS INTEGER SPACES FOR AUTOMATED CHOICE OF PARAMETERS USING

CORRECT-BY-CONSTRUCTION METHODS'. ARXIV [EESS.SY], 2023, ARXIV.

### Hardware Encryption with Dual Core RISC-V Network Processor on NetFPGA SmartNIC

IMPLEMENTED A RISC-V HARDWARE-ACCELERATED SOC ON NETFPGA (FORMERLY PATENT PENDING - USPTO APPLICATION # 63/346,853)

- Designed 5-stage dual-core SoC processor based on Patterson & Hennessy 5-stage processor with network FIFO with RISC-V RV32i instruction set in Xilinx ISE
- Created RISC-V assembler with macro-op support and processor communication suite for use with 32-bit instruction set and 64-bit register-file/datapath RV32i Produced hardware implementation of Speck 128-bit security cipher and integrated it into RISC-V processor with 2x order of magnitude performance increase
- over software implementation with 500Mbps on-the-fly encryption • Used the open-source OpenROAD ASIC design flow to create Skywater 130nm physical implementation that meets all required metrics for fabrication

# Licenses, Examinations, and Professional Registrations

### California Board for Professional Engineers, Land Surveyors, and Geologists (BPELSG)

CA EIT LICENSE : 174383

• Passed the Computer Engineering PE Exam; Eligible for CA PE Licensure 04/2024

#### United States Patent and Trademark Office (USPTO)

PATENT AGENT - REGISTRATION #: 80626

### Skills

Hardware Design Verilog, SystemVerilog, UVM, Chisel, Amaranth

Software Design Python, C, C++17, Tcl, UNIX Scripting, Assembly (ARM, RISC-V), Matlab, PHP, Go, Java Hardware Development Frameworks Xilinx Vivado; Cadence EDI, Virtuoso, Genus; Mentor/Siemens Calibre; OpenROAD; EAGLE PCB; KiCAD PCB Software Development Frameworks Red Hat Linux, CentOS, Ubuntu, AWS, Contract-based software design

May 2022 - August 2022

January 2023 - May 2023

2023 - Present

September 2020 - June 2021